## 6.6 Summary:

## 6.6.1 Materials and Processes for Silicon Technology

- Silicondioxide (SiO<sub>2</sub>) has been the "ideal" dielectric with many uses in chip manufacture
  - Only recently (2007) is it replaced by "low k" and "high k" dielectrics, i.e. dielectrics with a dielectric constant either lower or larger than that of SiO<sub>2</sub>
  - "Low k" dielectrics (polymers, porous SiO<sub>2</sub>, ..; the ideal material has not yet been found) are used for intermetal insulation; low k is important here to keep the RC time constants small
  - "High k" dielectrics (the present front runner is HfO<sub>2</sub>) will replace the gate oxides. They can be somewhat thicker than SiO<sub>2</sub> without sacrificing capacity, while strongly reducing tunneling currents.
- SiO<sub>2</sub> can be made in several ways:
  - Dry oxidation is relatively slow but gives best oxide qualities as defined by:
    - Uniformity
    - · thickness control
    - Break down field strangt
    - Interface quality
    - Reliability

Typical use: Highest quality gate oxid.

- Wet oxidation is about 10 times faster; it is used whenever relatively thick oxides are needed. Typical use: Field oxide.
- The other methods are needed whenever there is no **Si** available for oxidation (e.g. intermetal dielectrics).

As long as the process is diffusion controlled (i.e. the time it takes oxygen to diffuse through the already formed oxide determines rates, the thickness increases protorional to  $t^{1/2}$ 

- For thin oxides the growth rate is reaction controlled and the thickness - time dependence becomes complicated.
- Growing oxide only locally ("LOCOS") was a key process for field oxides.
  - Without a "buffer" oxide below the masking nitride, large mechanical strain develops, producing plastic deformation and thus dislocations around the oxide edges.
  - These "Oxide edge dislocations" kill the transistor.
  - Buffer oxides solve the problem, but create new problems: A "birds beak" develops, increasing lateral dimensions beyond the mask dimension.

LOCOS is a good example for a universal feature of Si technology: Solutions to old problems create new problems. Solutions to the new problems... and so on. It follows:

- · Process complexity increases all the time.
- New materials are needed all the time.

- Gate oxide for Transistors
- Dielectric in Capacitors
- Insulation
- Stress relieve layer
- Masking layer
- Screen oxide during Implantation
- Passivation

- Dry thermal oxidation:
  - $2 Si + O_2 \quad \Rightarrow \quad 2 SiO_2$
- Wet thermal oxidation:

 $Si + 2 H_2O \Rightarrow SiO_2 + 2 H_2$ 

- "Chemical Vapor Deposition" (next sub-chapter)
- "Spin-on techniques (next sub-chapter)
- "Anodic oxidation (presently not used in technology)







- Depth (< ca. 1 μm) and dose precisely controllable.
- Very compley and expensive
- Method od choice for making doped layers.
- Introduces defects or destroys crystallinity ⇒ annealing at high T (> 800 °C) is a must

There are many more techniques for producing thin layers

- Evaporation. Relatively simple but limited as to materials and edgencoverage
- Molecular beam epitaxy. (MBE) Standard for III-V's
- Spin-on techniques ("Sol- Gel"). Used for making photo resist layers; occasionally for others
- Galvanics. Kind of crude but necessary for Cu interconnects in modern IC's
  - Edge coverage may be the decisive property!

Structuring means selective removal of material (through a mask) by etching. There are three main conditions for etching:

**1.** Must attack material to be etched  $\Rightarrow$  *etching rate*.

- 2. Must not attack everything else ⇒ selectivity.
- Must conserve structure of mask (good on left side of picture, not so good on right side).

## Chemical etching:

- Can be near perfect for points **1.** and **2.** Example: **HF** attacks only **SiO**<sub>2</sub> but not **Si** and most other materials.
- Fails miserably on point **3.**
- Onderetching is unavoidable. Can't be used for lateral structure sizes <  $\approx$  2  $\mu m$









## Plasma etching ("Dry" etching)

- In a plasma quite unusual reactions can take place including reactions never seen in normal chemistry. Many materials can be etched in a suitable plasma
- Etching might preserve the lateral mask dimensions for reasons not always entirely clear
- There is tremendous potential in plasma etching because of the tremendously large parameter space and tremendous problems and costs for the same reasons
- Allmost all "small" structures in semiconductor technology are obtained by plasma etching

Lithography comprises three elementary steps:

- Cover the layer to be structured with a light-sensitive layer called (photo) resist
- Expose the resist to light only where you want the structure by a "slide projector" called stepper (always demagnify the "slide" called reticle.
- Develop the exposed resist in such a way that unexposed parts are etched off.
- The structure has now be transferred into the resist; the process is rather similar to regular old-fashioned analog photography.
- The problem is that we want to make structures with lateral sizes in the **30 nm** region, far smaller than the wavelength of light. This necessitates extreme measures in all components involved
  - At the core of lithography are the steppers optical machines for around 5 Mio €a piece
  - Resist technology, too, is a highly developed part of lithography
  - For some big problems simple solutions have been found. Example: reticles with pellicles







